亚洲国产天堂久久综合226114,亚洲va中文字幕无码毛片,亚洲av无码片vr一区二区三区,亚洲av无码乱码在线观看,午夜爽爽爽男女免费观看影院

曙海教育集團
上海:021-51875830 北京:010-51292078
西安:029-86699670 南京:4008699035
成都:4008699035 武漢:027-50767718
廣州:4008699035 深圳:4008699035
沈陽:024-31298103 石家莊:4008699035☆
全國統(tǒng)一報名免費電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業(yè)
嵌入式OS--4G手機操作系統(tǒng)
嵌入式硬件設(shè)計
Altium Designer Layout高速硬件設(shè)計
開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
芯片設(shè)計/大規(guī)模集成電路VLSI
其他類
 
   Low Power Implementation(Cadence)培訓(xùn)
   班級規(guī)模及環(huán)境--熱線:4008699035 手機:15921673576( 微信同號)
       每期人數(shù)限3到5人。
   上課時間和地點
上課地點:【上!浚和瑵髮W(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
最近開課時間(周末班/連續(xù)班/晚班)
Low Power Implementation(Cadence):2020年3月16日
   實驗設(shè)備
     ☆資深工程師授課

        
        ☆注重質(zhì)量
        ☆邊講邊練

        ☆合格學(xué)員免費推薦工作

        ☆合格學(xué)員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)

        專注高端培訓(xùn)15年,端海提供的證書得到本行業(yè)的廣泛認可,學(xué)員的能力
        得到大家的認同,受到用人單位的廣泛贊譽。

        ★實驗設(shè)備請點擊這兒查看★
   最新優(yōu)惠
       ◆請咨詢客服。
   質(zhì)量保障

        1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓(xùn)班中重聽;
        2、培訓(xùn)結(jié)束后,授課老師留給學(xué)員聯(lián)系方式,保障培訓(xùn)效果,免費提供課后技術(shù)支持。
        3、培訓(xùn)合格學(xué)員可享受免費推薦就業(yè)機會。

  Low Power Implementation(Cadence)培訓(xùn)

培訓(xùn)方式以講課和實驗穿插進行。

Cadence? Incisive? Enterprise Simulato主要利用系統(tǒng)級至門級的涵蓋率來驅(qū)動功能驗證和除錯分析進一步促進的驗證的效率及可預(yù)測性。Cadence Incisive Enterprise Simulator?提供testbench制作、共用和分析能力,可從系統(tǒng)級至RTL再到門級驗證其設(shè)計,利用此環(huán)境從計劃至完成皆可支援涵蓋范圍驅(qū)動的運算法,而其原位編譯的模組可在傳統(tǒng)同步模擬加速並同時模擬關(guān)于behavior、transation(TLM)?、RTL和門級模型,以達到有效改善同步模擬的不良性能。它也支援工業(yè)標準的驗證語言並且與開放驗證運算法相容(OVM),因此工程師能迅速簡單地整合Cadence Incisive Enterprise Simulator以建立所需要的驗證流程。

COURSE OUTLINE

MDV (Metric Driven Verification) foundations workshop

·?????????MDV Foundations introduction

–??MDV Foundations Planning

–??Introduction to Planning

·?????????Verification Plan Development

–??Lab 1: Launching Your First Regression

–??Lab 2: Review the Default vPlan View in Enterprise Manager

–??Lab 3: Creating Reusable Verification Plans

–??Lab 4: Creating a Top Level Verification Plan

–??Lab 5: Detecting Changes in the New Specification

–??Lab 6: Review the vPlan in vManager

·?????????MDV Foundations Infrastructure ?

–??Lab 1: Your First Enterprise Manager Regression

–??Lab 2: Integrating project build and run

·?????????MDV Foundations Management

–??Lab 1: Create your own first failures view

–??Lab 2: Rerun Failures

–??Lab 3: vPlan Analysis

–??Lab 4 : Report generation

?

Low Power Verification Workshop

???????????Introduction

–????????Introduction to Low Power Terminology

–????????CPF Creation

–????????Lab: Understanding the power information from a CPF file - Solution

???????????Low Power Simulation Verification

–????????Verification Planning and Metrics for Low Power

–????????Low-Power Simulation

–????????TCL Commands for Debug

–????????Debugging with SimVision

–????????Automatic Assertions

–????????Lab: Low-Power Simulation Debug




Assura Verification


The Assura? Verification course covers aspects of using the Assura DRC and Assura LVS tools for design rule checks, short location, and layout-versus-schematic checks. In labs, the student executes DRC and LVS and debugs error results.


Learning Objectives
In this course you will:
? o Verify your physical IC design with Assura Verification?
? o Set up and run DRC and LVS?
? o?Locate and display results from DRC and LVS runs?
? o Run verification in various input and run modes


Audience
? o CAD Developers
? o Design Engineers
? o? Layout Designers


Prerequisites
? o Layout design experience
? o Physical verification experience
? o UNIX OS


Course Agenda

Unit 1

? o?Introduction?
? o?Using Assura Verification?
? o?Operational details?
? o?Inputs and outputs?
? o?Interactive debugging environment?
? o?DRC and LVS runs
? o?Running design-rule checks (DRC)?
? o?DRC error debugging techniques?
? o?Error Layer Window?
? o?Setting up DRC run parameters

Unit 2

? o?Running design rule checks (continued)?
? o?Antenna check?
? o?Density check
? o?Running layout versus schematic (LVS) checks?
? o?Understanding and debugging LVS check reports?
? o?Setting up LVS run parameters?
? o?Displaying errors using the graphical user interface?
? o Locating LVS errors

Unit 3

? o Running layout versus schematic checks (continued)?
? o?Debugging LVS with multiple errors?
? o?Using the main debugging tools?
? o?Mismatched nets and mismatched devices?
? o?Shorts locator and opens locator?
? o?Malformed devices?
? o?Pins, parameters, and rewire tools
? o?Unguided debugger lab module?
? o?Running an electrical rules check (ERC)